Guide to computer processor architecture : a RISC-V approach, with high-level synthesis / Bernard Goossens.
Material type:
Item type | Current location | Call number | Status | Date due | Barcode |
---|---|---|---|---|---|
![]() |
College Annex Library Subject Reference | 004.22 G64 2023 (Browse shelf) | Available | 3UCBL000028676 |
Browsing College Annex Library shelves, Shelving location: Subject Reference Close shelf browser
![]() |
![]() |
![]() |
![]() |
![]() |
![]() |
![]() |
||
004.0151 D63 2024 Discrete mathematics for computer science / | 004.072 Oa8 2022 Researching information systems and computing / | 004.165 Ad95 2022 Advanced microprocessor / edited by Nidhi Chopra. | 004.22 G64 2023 Guide to computer processor architecture : a RISC-V approach, with high-level synthesis / | 004.22 T53 2022 Computer organization / | 004.6 F76 2022 Data communications and networking with TCP/IP protocol suite / | 004.6 H86 2023 Construction, operation and maintenance of network system (junior level) / |
Includes bibliographical references and index.
Contents: Part I. Single core processors -- Part II. Multiple core processors.
"This unique, accessible textbook presents a succession of implementations of the open-source RISC-V processor. Implementations are offered in increasing difficulty (non-pipelined, pipelined, deeply pipelined, multi-threaded, multicore).
Each implementation is shown as a High-Level Synthesis (HLS) code in C++. This facilitates synthesis and testing on an FPGA-based development board (Such a board can be freely obtained from the Xilinx University Program targeting university professors).
The book can be useful for several reasons. First, it is a novel way to introduce computer architecture: The codes given can serve as labs for a processor architecture course. Second, the book content is based on the RISC-V Instruction Set Architecture, which is an open-source machine language promising to become the main machine language to be taught, replacing DLX and MIPS. Third, all the designs are implemented through the HLS tool, which is able to translate a C program into an intellectual property (IP). Lastly, HLS will become the new standard for IP implementations, replacing Verilog/VHDL; already there are job positions tied to HLS, with the argument of rapid IP development.
Hence, in addition to offering undergraduates a firm introduction, the textbook/guide can also serve engineers willing to implement processors on FPGA, as well as researchers willing to develop RISC-V based hardware simulators.
Bernard Goossens is Professor in the Faculty of Sciences at the Université de Perpignan, France. He is author of the French-language book from Springer, Architecture et microarchitecture des processeurs, 2002." --Provided by the publisher
Adult
Brigoli, Darlyne College of Computer Engineering Computer Engineering
Text in English
There are no comments on this title.